DocumentCode :
2523472
Title :
Efficient H.264 Architecture Using Modular Bandwidth Estimation
Author :
Chen, Ruei-Xi ; Zhao, Wei ; Liu, Qinyi ; Fan, Jeffrey
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., St. John´´s Univ., Taipei
fYear :
2008
fDate :
29-31 July 2008
Firstpage :
277
Lastpage :
282
Abstract :
Bandwidth is always one of the bottlenecks in system-on-a-chip (SoC) systems. In this paper, we propose an efficient architectural design in analyzing the bandwidth of each component in an H.264 design. We decompose the entire H.264 system bandwidths into several modules with predictable coefficients. The derived equations may help designers understand the real cost of each hardware component, thus improving the efficiency of overall system. The main idea of this paper is to generate an H.264 architecture with all the desired features possible. If the model is unable to fit well in the overall system or subsystem, the designer can detect and modify the architecture in the early stage of the product development cycle, thus reducing the potential risk of system re-design.
Keywords :
integrated circuit design; system-on-chip; H.264 architecture; H.264 system bandwidths; modular bandwidth estimation; product development cycle; system redesign; system-on-a-chip systems; Algorithm design and analysis; Application software; Bandwidth; Codecs; Computer architecture; Costs; Hardware; High definition video; IEC standards; ISO standards; H.264 Architecture; Logical Design; SoC Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Software and Systems, 2008. ICESS '08. International Conference on
Conference_Location :
Sichuan
Print_ISBN :
978-0-7695-3287-5
Type :
conf
DOI :
10.1109/ICESS.2008.27
Filename :
4595570
Link To Document :
بازگشت