DocumentCode :
252348
Title :
A low-power, CT sigma-delta modulator with a 2b/cycle SAR quantizer
Author :
Lishan Lv ; Qiang Li
Author_Institution :
Integrated Syst. Lab., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
fYear :
2014
fDate :
3-6 Aug. 2014
Firstpage :
845
Lastpage :
848
Abstract :
This paper presents a 3rd order single loop continuous-time sigma-delta modulator (CTSDM) based on a 4-bit 2b/cycle SAR quantizer which reduces power consumption and chip area. The proposed high speed 2b/cycle SAR quantizer employs switchback capacitor switching procedure to obtain a more power efficient quantizer and a smaller variation of common-mode voltage which alleviates the effect of dynamic offset and parasitic capacitor of comparators. The modulator, running at 200 MHz, uses 0.13-μm CMOS process and achieves 71.6 dB peak SNDR, 71.2 dB DR and 82.7 dB peak SFDR with 5 MHz bandwidth. The power of quantizer is 782 μW.
Keywords :
CMOS digital integrated circuits; capacitor switching; low-power electronics; quantisation (signal); sigma-delta modulation; 3rd order single loop continuous-time sigma-delta modulator; CMOS process; bandwidth 5 MHz; chip area reduction; common-mode voltage variation; comparators; dynamic offset effect; frequency 200 MHz; high speed 2b/cycle SAR quantizer; low-power CT sigma-delta modulator; parasitic capacitor; power 782 muW; power consumption reduction; power efficient quantizer; size 0.13 mum; switchback capacitor switching procedure; Bandwidth; Capacitors; Clocks; Modulation; Power demand; Sigma-delta modulation; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2014 IEEE 57th International Midwest Symposium on
Conference_Location :
College Station, TX
ISSN :
1548-3746
Print_ISBN :
978-1-4799-4134-6
Type :
conf
DOI :
10.1109/MWSCAS.2014.6908547
Filename :
6908547
Link To Document :
بازگشت