DocumentCode :
2523789
Title :
Virtual hierarchical design representations for distributed optimization of multi-million gate designs
Author :
Nguyen, Thi ; Shi, Kaijian
Author_Institution :
Synopsys Inc., USA
fYear :
2005
fDate :
23-25 July 2005
Firstpage :
204
Lastpage :
209
Abstract :
A virtual hierarchical design optimization method has been developed to combine strength of the flat and the hierarchical optimization methods for efficient and quality optimization of multi-million gate designs in a distributed computing environment. A novel design representation "virtual hierarchy" is proposed for sub-design optimization in a distributed computing environment. The principle and the implementation details of the method are described. The method has been successfully applied to a number of designs.
Keywords :
distributed processing; logic design; logic gates; optimisation; distributed computing; distributed optimization; multimillion gate design; virtual hierarchical design; Assembly; Delay; Design methodology; Design optimization; Distributed computing; Logic design; Optimization methods; Runtime; Shape; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architecture Processors, 2005. ASAP 2005. 16th IEEE International Conference on
ISSN :
2160-0511
Print_ISBN :
0-7695-2407-9
Type :
conf
DOI :
10.1109/ASAP.2005.68
Filename :
1540387
Link To Document :
بازگشت