DocumentCode :
2524061
Title :
Reducing interconnection resource overhead in nano-scale FPGAs through MVL signal systems
Author :
Kelly, Pm ; McGinnity, Tm ; Maguire, LP
Author_Institution :
Fac. of Eng., Univ. of Ulster Magee, Perry, UK
fYear :
2005
fDate :
23-25 July 2005
Firstpage :
282
Lastpage :
287
Abstract :
In nano-architectures, transistor counts place extreme demands on interconnection resources. The chronic problem of interconnect area versus device area becomes more acute than it currently is. Even with multilayering of conductors there may still be attenuation and propagation delay issues which at the extremes of nano-architecture severely limit performance. When reconfigurable devices such as field programmable gate arrays (FPGAs) are considered the issue of interconnection resources becomes even more acute due to the inherent redundancy already apparent in existing devices. The authors propose the use of a multiple valued signal system to increase functional density whilst reducing the interconnection resource overhead in FPGA based nano-architectures.
Keywords :
field programmable gate arrays; integrated circuit interconnections; nanotechnology; attenuation delay issue; field programmable gate arrays; interconnection resource overhead; nanoarchitecture; nanoscale FPGA; propagation delay issue; reconfigurable devices; Attenuation; Conductors; Field programmable gate arrays; Integrated circuit interconnections; Intelligent systems; Laboratories; Random access memory; Switches; Systems engineering and theory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architecture Processors, 2005. ASAP 2005. 16th IEEE International Conference on
ISSN :
2160-0511
Print_ISBN :
0-7695-2407-9
Type :
conf
DOI :
10.1109/ASAP.2005.56
Filename :
1540398
Link To Document :
بازگشت