Title :
256-state rate 1/2 Viterbi decoder on TTA processor
Author :
Salmela, Perttu ; Jarvinen, Tuomas ; Sipila, Teemu ; Takala, Jarmo
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
Abstract :
Efficient and flexible Viterbi decoding is an important problem in implementation of modern telecommunications systems. In this paper, a 256-state, rate 1/2 Viterbi decoder is implemented on a transport triggered architecture processor. Due to the processor-based platform, the implementation is flexible and it can achieve relatively high decoding speed. The decoder is implemented by tailoring the processor to meet the requirements of Viterbi decoding. The processor is enhanced with a number of special function units, which accelerate the decoding. As a result, the decoding can be carried out efficiently on a processor-based platform.
Keywords :
Viterbi decoding; microprocessor chips; TTA processor; Viterbi decoder; telecommunications systems; transport triggered architecture processor; Acceleration; Convolution; Decoding; Digital signal processing; Error correction codes; Mobile handsets; Parallel processing; Telecommunication computing; Telecommunication standards; Viterbi algorithm;
Conference_Titel :
Application-Specific Systems, Architecture Processors, 2005. ASAP 2005. 16th IEEE International Conference on
Print_ISBN :
0-7695-2407-9
DOI :
10.1109/ASAP.2005.5