DocumentCode :
2524639
Title :
A structured test re-use methodology for core-based system chips
Author :
Varma, Prab ; Bhatia, Sandeep
fYear :
1998
fDate :
18-23 Oct 1998
Firstpage :
294
Lastpage :
302
Abstract :
This paper describes a structured test re-use methodology and infrastructure for core-based system chips. The methodology is based on the use of a structured test bus framework that provides access to virtual components in a system chip allowing the test methodologies and test vectors for these components to be re-used. It addresses the test access, isolation, interconnect and shadow logic test problems without requiring modifications to the components, even for cores with more ports than chip pins. The test area overhead required, including test bus routing, to implement this methodology can be less than 1%
Keywords :
automatic testing; design for testability; electronic equipment testing; industrial property; integrated circuit testing; virtual reality; IP; core-based system chips; shadow logic test; structured test bus; structured test re-use methodology; system chip; test area overhead; test bus routing; test vectors; virtual components; Automatic testing; Built-in self-test; Circuit testing; Integrated circuit interconnections; Integrated circuit testing; Intellectual property; Logic circuits; Logic testing; Read-write memory; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1998. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-5093-6
Type :
conf
DOI :
10.1109/TEST.1998.743167
Filename :
743167
Link To Document :
بازگشت