DocumentCode :
2524652
Title :
A FPGA based digital predistorter for RF power amplifiers with memory effects
Author :
Cesari, Albert ; Gilabert, Pere L. ; Bertran, Eduard ; Montoro, Gabriel ; Dilhac, Jean M.
Author_Institution :
LAAS-CNRS, Toulouse
fYear :
2007
fDate :
8-10 Oct. 2007
Firstpage :
135
Lastpage :
138
Abstract :
This paper presents a Field Programmable Gate Array (FPGA) based platform for prototyping digital predistortion (DPD) linearizers, and a scalable DPD architecture is proposed and implemented. This architecture eases the process of meeting transmission linearity requirements, depending of the degree of impairments added by the transmitter chain, and enables a quick migration between different DPD schemes. Details on the internal DPD organization, reconfiguration abilities, as well as experimental results showing DPD linearization of a 10 W LDMOS RF power amplifier are provided, giving an insight on actual development scenarios of DPD systems accounting for memory effects.
Keywords :
field programmable gate arrays; power amplifiers; radiofrequency amplifiers; FPGA based digital predistorter linearizer; RF power amplifier; field programmable gate array; memory effect; power 10 W; Field programmable gate arrays; Nonlinear distortion; Polynomials; Power amplifiers; Predistortion; Prototypes; Radio frequency; Radiofrequency amplifiers; Table lookup; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Integrated Circuit Conference, 2007. EuMIC 2007. European
Conference_Location :
Munich
Print_ISBN :
978-2-87487-002-6
Type :
conf
DOI :
10.1109/EMICC.2007.4412666
Filename :
4412666
Link To Document :
بازگشت