DocumentCode :
252522
Title :
Study of fin-tunnel FETs with doped pocket as capacitor-less 1T DRAM
Author :
Biswas, A. ; Ionescu, A.M.
Author_Institution :
STI-IEL-NANOLAB, Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
fYear :
2014
fDate :
6-9 Oct. 2014
Firstpage :
1
Lastpage :
2
Abstract :
In this work we propose and validate by experimentally calibrated simulations a silicon Tunnel FET(TFET) based capacitorless DRAM cell, implemented as a fully-depleted FinFET with CMOS compatible process. The devices have a conventional FinFET structure except for a p+ (for n-type TFET) doped pocket of length LPKT and doping NPKT between the intrinsic channel and the (n++) drain. This doped pocket creates a necessary condition to store holes injected from the source-to-body junction. In [1], there was a need to induce a potential well in order to store the excess charges; whereas in the present case a potential well is permanently present due to the doped pocket. The drain voltage is used as a control voltage to either fill the potential well with carriers (WRITE “1”) by attracting holes from the p++ source or repel them to empty the well of carriers (WRITE “0”). In contrast with the SOI Z-RAM® there is no need of impact ionization to create/inject the hole charge in the device body, the holes being injected by the forward-bias p+i junction, which significantly improves the device reliability. Measurements on FDSOI TFET devices as reported in [1,2] were performed at elevated temperatures and used to calibrate the non-local band-to-band (B2B) tunnelling model in Sentaurus TCAD [3]. The retention characteristics of the proposed memory cell is simulated at an elevated temperature of 85°C and is shown to be not degrading at higher temperature as is the case in conventional capacitorless DRAMs [4].
Keywords :
DRAM chips; MOSFET; elemental semiconductors; silicon; tunnel transistors; B2B tunnelling model; CMOS compatible process; FDSOI TFET devices; SOI Z-RAM; Sentaurus TCAD; Si; capacitor-less 1T DRAM; control voltage; device body; doped pocket; drain voltage; fin-tunnel FET; forward-bias p+i junction; fully-depleted FinFET; hole charge; intrinsic channel; memory cell; n-type TFET; nonlocal band-to-band tunnelling; retention characteristics; source-to-body junction; temperature 85 degC; Doping; Field effect transistors; Random access memory; Resistance; Temperature; Temperature dependence; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014 IEEE
Conference_Location :
Millbrae, CA
Type :
conf
DOI :
10.1109/S3S.2014.7028203
Filename :
7028203
Link To Document :
بازگشت