• DocumentCode
    2525233
  • Title

    An Asynchrobatic, radix-four, carry look-ahead adder

  • Author

    Willingham, David J. ; Kale, Izzet

  • Author_Institution
    Appl. DSP & VLSI Res. Group, Univ. of Westminster, London
  • fYear
    2008
  • fDate
    June 22 2008-April 25 2008
  • Firstpage
    105
  • Lastpage
    108
  • Abstract
    A low-power, Asynchrobatic (asynchronous, quasi-adiabatic), sixteen-bit, radix-four, parallel-prefix adder circuit is presented. The results show that it is an efficient, low power design, and that as would be expected with an asynchronous design, its performance is determined by its operating conditions. On a 0.35 mum CMOS process, under ldquotypicalrdquo process conditions, operating at an effective frequency of 22 MHz, an addition can be performed using 69 pW, with 48.3 pW used by the control logic and 20.7 pW by the data-path.
  • Keywords
    adders; asynchronous circuits; low-power electronics; CMOS; control logic; data-path; effective frequency; low-power asynchronous adder circuit; parallel-prefix adder circuit; quasiadiabatic adder circuit; sixteen-bit radix-four adder circuit; Adders; Capacitors; Circuits; Design methodology; Digital signal processing; Inverters; Logic design; Pipelines; Voltage control; Wiring;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Research in Microelectronics and Electronics, 2008. PRIME 2008. Ph.D.
  • Conference_Location
    Istanbul
  • Print_ISBN
    978-1-4244-1983-8
  • Electronic_ISBN
    978-1-4244-1984-5
  • Type

    conf

  • DOI
    10.1109/RME.2008.4595736
  • Filename
    4595736