DocumentCode :
2525578
Title :
Analyses and design of low power clock generators for RFID TAGs
Author :
Klapf, Christian ; Missoni, Albert ; Pribyl, Wolfgang ; Holweg, Gerald ; Hofer, Gunter
Author_Institution :
Inst. of Electron., Graz Univ. of Technol., Graz
fYear :
2008
fDate :
June 22 2008-April 25 2008
Firstpage :
181
Lastpage :
184
Abstract :
This paper introduces a new clock generation concept with a PLL for HF RFID systems. Low power consumption of 1.9 muW and a good decoupling against power supply and bias variations are necessary to reach HF RFID timing and energy performance requirements. All presented oscillator topologies can be used in UHF EPCglobal class1 gen2 RFID systems as local oscillator with a minimum frequency of 1.92 MHz. For all oscillators the PSR, power consumption and temperature drift are simulated and partly measured. In the CTS1 project a new VCO and local oscillator concept was developed and manufactured on an Infineon 120 nm CMOS test-chip. The PLL is simulated with the same process technology.
Keywords :
clocks; digital phase locked loops; low-power electronics; phase locked oscillators; radiofrequency identification; signal generators; HF RFID systems; Infineon CMOS test-chip; PLL; local oscillator; low power clock generators; low power consumption; temperature drift; Clocks; Energy consumption; Hafnium; Local oscillators; Phase locked loops; Power generation; Power supplies; RFID tags; Radiofrequency identification; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics, 2008. PRIME 2008. Ph.D.
Conference_Location :
Istanbul
Print_ISBN :
978-1-4244-1983-8
Electronic_ISBN :
978-1-4244-1984-5
Type :
conf
DOI :
10.1109/RME.2008.4595755
Filename :
4595755
Link To Document :
بازگشت