DocumentCode :
2527586
Title :
Improving IO test and system evaluation via data sharing
Author :
Meixner, Anne ; Abdennadher, Salem
Author_Institution :
Sort Test TD, Intel Corp, Hillsboro, OR, USA
fYear :
2012
fDate :
16-18 May 2012
Firstpage :
1
Lastpage :
6
Abstract :
High speed I/O circuits are becoming increasingly critical as technology scales to increase system bandwidth and decrease power dissipation, die area and system cost. Highly integrated SOCs are currently equipped with large numbers of serial links to enable processing of high bandwidth data streams. There are two major challenges to continued scaling of highspeed I/Os: band-limited channels and timing uncertainty that require a good knowledge on customer system usage. In addition the increase push for customer differentiation and OEM´s pushing more designs to low cost and less skilled design teams adds to the challenge. Adequate learning data sharing between customers and silicon provider is key in these emerging markets to meet quality and Time to Market targets.
Keywords :
elemental semiconductors; integrated circuit design; integrated circuit testing; silicon; system-on-chip; IO test; SOC; Si; band-limited channels; customer differentiation; data sharing; high bandwidth data streams; high speed I/O circuits; power dissipation; serial links; system bandwidth; system evaluation; timing uncertainty; Discrete Fourier transforms; Manufacturing; Nanoscale devices; Silicon; System-on-a-chip; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2012 7th International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-1-4673-1926-3
Type :
conf
DOI :
10.1109/DTIS.2012.6232967
Filename :
6232967
Link To Document :
بازگشت