DocumentCode :
2527706
Title :
A hardware-architecture for control-law based voronoi diagram computation and FPGA implementation
Author :
Vachhani, Leena ; Mahindrakar, Arun D. ; Sridharan, K.
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol. Madras, Chennai
fYear :
2008
fDate :
19-21 Nov. 2008
Firstpage :
1
Lastpage :
6
Abstract :
Map-making is a challenging task when the environment is unknown and the collected information is local. This paper presents the design of a hardware architecture for sensor-based map construction in a planar environment. In particular, the map is a Voronoi diagram of the environment. The Voronoi construction is based on a control law. Features of the proposed architecture are absence of arithmetic operations expensive in digital hardware and a planning algorithm for completing the map. Also, the implementation of control-law uses look-up tables and reuse of CORDIC module to avoid matrix multiplications. A highly area-efficient FPGA implementation of the architecture is also reported. Experiments with an FPGA-based robot confirm the effectiveness of the proposed approach.
Keywords :
computational geometry; digital arithmetic; field programmable gate arrays; table lookup; CORDIC module; FPGA implementation; FPGA-based robot; Voronoi construction; Voronoi diagram computation; control law; digital hardware; hardware architecture; look-up tables; map making; Batteries; Energy consumption; Field programmable gate arrays; Hardware; Micromotors; Mobile robots; Motion control; Path planning; Robot kinematics; Robot sensing systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2008 - 2008 IEEE Region 10 Conference
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4244-2408-5
Electronic_ISBN :
978-1-4244-2409-2
Type :
conf
DOI :
10.1109/TENCON.2008.4766579
Filename :
4766579
Link To Document :
بازگشت