Title :
2.5D through silicon interposer package fabrication by chip-on-wafer (CoW) approach
Author :
Ho, S.W. ; Mian Zhi Ding ; Pei Siang Lim ; Cereno, D.I. ; Katti, G. ; Tai Chong Chai ; Bhattacharya, S.
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
In this paper, the fabrication process and results of 2.5D through silicon interposer (TSI) package using polymer based RDL and chip-on-wafer (CoW) stacking-first approach is presented. The through silicon interposer is fabricated on a 300 mm silicon substrate with Cu filled vias of aspect ratio of 1:10. Fine-pitch Cu RDL using semi-additive process and polymer based dielectric is used to form the 3 layer of rerouting layer on front-side. Chips with micro-bumps are flip chip assembled onto the under bump metallization (UBM) of the 12 inch interposer substrate using thermal compression bonding via chip-on-wafer (CoW) format on the thick interposer substrate A wafer level molding process is used to form the over-mold encapulation over the assembled chips. The over-mold encapsulation is mechanically thinned down to reduce the warpage of the molded interposer and temporary bonded to a silicon carrier. Mechanical-grinding and chemical mechanical polishing (CMP) is used to expose the Cu vias from the backside. Cu-RDL process is used to form the backside re-routing layer and UBM for solder bumps. The completed interposer wafer is then diced into singulated packages for assembled to printed circuit board (PCB).
Keywords :
chemical mechanical polishing; integrated circuit metallisation; moulding; printed circuits; solders; wafer level packaging; 2.5 D through silicon interposer package fabrication; CMP; CoW approach; Cu; PCB; UBM; backside rerouting layer; chemical mechanical polishing; chip-on-wafer approach; fine-pitch RDL; mechanical-grinding; over-mold encapsulation; polymer based dielectric; printed circuit board; semi-additive process; singulated packages; size 12 inch; size 300 mm; solder bumps; stacking-first approach; thick interposer substrate A wafer level molding process; under bump metallization; Assembly; Bonding; Polymers; Silicon; Substrates; Through-silicon vias;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2014 IEEE 16th
Conference_Location :
Singapore
DOI :
10.1109/EPTC.2014.7028352