DocumentCode :
2529114
Title :
On-chip test comparison for protecting confidential data in secure ICs
Author :
Rolt, Jean Da ; Natale, Giorgio Di ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution :
LIRMM, Univ. Montpellier II, Montpellier, France
fYear :
2012
fDate :
28-31 May 2012
Firstpage :
1
Lastpage :
1
Abstract :
Hardware implementations of secure applications, e.g. cryptographic algorithms, are subject to various attacks. In particular, it has been demonstrated that scan chains introduced by Design for Testability open a backdoor to potential attacks. In this paper we propose a scan protection scheme that provides testing facilities both at production time and during the circuit´s lifetime. The underlying principle is to scan-in both input vectors and expected responses, and to perform the comparison between expected and actual responses within the circuit. Compared to regular scan test, this technique has no impact on test quality and no impact on diagnostic of modeled faults. It entails a negligible area overhead and it avoids the use of an authentication test mechanism.
Keywords :
fault diagnosis; integrated circuit testing; integrated logic circuits; security of data; authentication test mechanism; circuit lifetime; confidential data; on-chip test; scan protection scheme; scan test; secure IC; test quality; Circuit faults; Logic gates; Pins; Security; Standards; System-on-a-chip; Vectors; DfT; scan-based attack; security; testability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2012 17th IEEE European
Conference_Location :
Annecy
Print_ISBN :
978-1-4673-0696-6
Electronic_ISBN :
978-1-4673-0695-9
Type :
conf
DOI :
10.1109/ETS.2012.6233039
Filename :
6233039
Link To Document :
بازگشت