DocumentCode :
2529358
Title :
A bit-serial approximate min-sum LDPC decoder and FPGA implementation
Author :
Darabiha, Ahmad ; Carusone, Anthony Chan ; Kschischang, Frank R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required. We present a 650-Mbps bit-serial (480, 355) RS-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature
Keywords :
decoding; error correction codes; field programmable gate arrays; parity check codes; 650 Mbit/s; Altera Stratix EP1S80 FPGA device; LDPC decoder; bit-serial decoding; field programmable gate arrays; gear shift decoding; interconnect complexity; min-sum decoding; parity-check decoders; Approximation algorithms; Data communication; Field programmable gate arrays; Gears; Iterative algorithms; Iterative decoding; Null space; Parity check codes; Quantization; Sparse matrices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692544
Filename :
1692544
Link To Document :
بازگشت