DocumentCode :
2531510
Title :
EOS induced transistor shift in submicron DRAMs
Author :
Tan, Wilson ; Kah, Goh Ko ; Corum, Dan
Author_Institution :
Singapore Ltd., Texas Instrum. Inc., Houston, TX, USA
fYear :
1997
fDate :
21-25 Jul 1997
Firstpage :
196
Lastpage :
201
Abstract :
EOS (Electrical Over-Stress) and ESD (Electro-Static Discharge) damage in sub-micron integrated circuits are often subtle and difficult to characterize. As transistor sizes shrink, we need to be more and more concerned about channel hot electrons (CHC), charge trapping and other “invisible” mechanisms that can degrade device performance. This paper describes an example of just such an occurrence in 0.6 um DRAM where various disciplines were required to successfully isolate the problem. This particular case involved a catastrophic Vt shift at a transistor in the RAS control buffer. Even though this Vt shift was catastrophic from a transistor view-point, the overall electrical performance based on system use conditions was unaffected. This would imply that similar EOS events in system applications could create “walking wounded” devices that may be potential reliability problems
Keywords :
CMOS memory circuits; DRAM chips; electron traps; electrostatic discharge; hot carriers; integrated circuit reliability; 0.6 micron; EOS; ESD; RAS control buffer; catastrophic threshold voltage shift; channel hot electrons; charge trapping; damage; degradation; electrical over-stress; electrical performance; electro-static discharge; integrated circuit; reliability; submicron DRAM; transistor; walking wounded device; CMOS technology; Degradation; Earth Observing System; Instruments; Life testing; Random access memory; Temperature; Thermal stresses; Transistors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical & Failure Analysis of Integrated Circuits, 1997., Proceedings of the 1997 6th International Symposium on
Print_ISBN :
0-7803-3985-1
Type :
conf
DOI :
10.1109/IPFA.1997.638201
Filename :
638201
Link To Document :
بازگشت