DocumentCode :
2531701
Title :
Modified scan architecture for an effective scan testing
Author :
Paramasivam, K. ; Gunavathi, K. ; Nirmalkumar, A.
Author_Institution :
PSG Coll. of Technol., Coimbatore
fYear :
2008
fDate :
19-21 Nov. 2008
Firstpage :
1
Lastpage :
6
Abstract :
Latest VLSI circuits face the problem of power dissipation not only in design phase but also during testing phase. Power dissipation during testing may be increased up to three times more than that during normal operation. Testing power, testing time and test area overhead are the critical parameters to be optimized for large and complex VLSI circuits. Scan architectures are widely used in testing of sequential circuits. In this paper, modified scan architecture is proposed to reduce shift and capture power, testing time and test area overhead in scan testing. The scan architecture is modified such that the number of transitions during shift and capture process is reduced. Modification is carried out by eliminating an inverter in the serial path of scan latch. Hence the scan cell not only reduces the power but also reduces the test area overhead and critical path delay in scan chain. The reduction in critical path delay of scan cell improves the speed during testing process and normal operation of circuit. The experimental results with benchmark circuits (ISCAS 89) show that a favorable reduction is achieved in the shifting and capture power, test area overhead and critical path delay.
Keywords :
VLSI; integrated circuit testing; logic testing; sequential circuits; VLSI circuits; critical path delay; power dissipation; scan cell; scan latch; scan testing; sequential circuits; test area overhead; Automatic testing; Built-in self-test; Circuit testing; Clocks; Delay; Educational institutions; Integrated circuit testing; Logic testing; Power dissipation; Very large scale integration; scan cell; scan testing; test area overhead; test power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2008 - 2008 IEEE Region 10 Conference
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4244-2408-5
Electronic_ISBN :
978-1-4244-2409-2
Type :
conf
DOI :
10.1109/TENCON.2008.4766794
Filename :
4766794
Link To Document :
بازگشت