DocumentCode :
2531957
Title :
An align-insensitive through-wafer-via for wafer-stacked structure
Author :
Jeong, Jinwoo ; Kim, Hyeon Cheol ; Chun, Kukjin
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul
fYear :
2008
fDate :
19-21 Nov. 2008
Firstpage :
1
Lastpage :
4
Abstract :
An interconnection scheme which has the merits of align-insensitivity and wafer bonding compatibility is suggested for wafer stacked structure with the silicon through-wafer-via. The interconnection structures in the previous works using a prominent copper solder and metal reflow technique have alignment problems when wafers are bonded for stacking. The suggested modified interconnection scheme prevents from alignment problems by improving prominent copper solder structure and filling method of trench isolation in thorugh-wafer-via. The suggested interconnection structure is fabricated to show feasibility and mechanical wafer warpage is investigated.
Keywords :
chip scale packaging; integrated circuit interconnections; wafer bonding; wafer level packaging; align-insensitivity merit; chip packaging technology; interconnection scheme; wafer bonding; wafer-stacked structure; Conducting materials; Conductivity; Copper; Flip chip; Residual stresses; Silicon; Tensile stress; Thermal stresses; Wafer bonding; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2008 - 2008 IEEE Region 10 Conference
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4244-2408-5
Electronic_ISBN :
978-1-4244-2409-2
Type :
conf
DOI :
10.1109/TENCON.2008.4766810
Filename :
4766810
Link To Document :
بازگشت