DocumentCode :
2533713
Title :
Low power synthesis of sum-of-products computation
Author :
Masselos, K. ; Theoharis, S. ; Merakos, P.K. ; Stouraitis, T. ; Goutis, C.E.
Author_Institution :
VLSI Design Lab., Patras Univ., Greece
fYear :
2000
fDate :
2000
Firstpage :
234
Lastpage :
237
Abstract :
Novel techniques for the power efficient synthesis of sum-of-product computations are presented. Simple and efficient heuristics for scheduling and assignment are described. Different partly static cost functions are proposed to drive the synthesis tasks. The proposed cost functions target the power consumption either in the buses connecting the functional units with the storage elements or inside the functional units. The partly static nature of the proposed cost functions reduces the time of the synthesis procedure. Experimental results from different relevant digital signal processing algorithmic kernels prove that the proposed synthesis techniques lead to significant power savings.
Keywords :
circuit CAD; circuit optimisation; digital signal processing chips; integrated circuit design; low-power electronics; scheduling; assignment; digital signal processing algorithmic kernels; functional units; low power synthesis; partly static cost functions; scheduling; storage elements; sum-of-products computation; Computer architecture; Convolution; Cost function; Digital signal processing; Energy consumption; Equations; Permission; Power engineering computing; Signal processing algorithms; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2000. ISLPED '00. Proceedings of the 2000 International Symposium on
Print_ISBN :
1-58113-190-9
Type :
conf
DOI :
10.1109/LPE.2000.155288
Filename :
876792
Link To Document :
بازگشت