DocumentCode :
2534313
Title :
Phase sampling: a new approach to the design of LF direct digital frequency synthesizers
Author :
Pedroni, Volnei A.
Author_Institution :
Parana Fed. Center of Technol. Educ.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
A direct digital frequency synthesizer (DDFS) is a circuit capable of producing programmable-frequency sinusoids from a reference clock signal. Its operation is based on a counter whose output serves as address to a ROM, from which voltage (or current) samples are retrieved at constant time intervals. The power and area demanded by the ROM constitute its main limitation. To circumvent it, we describe a time-domain (phase) sampling approach, in which the samples are taken at constant voltage (or current) intervals rather than at constant time intervals. The result is a system with a smaller ROM and a simpler DAC. The main drawback is the reduced maximum frequency attainable with this approach
Keywords :
digital-analogue conversion; direct digital synthesis; read-only storage; signal sampling; time-domain analysis; ROM; direct digital frequency synthesizers; programmable-frequency sinusoids; reference clock signal; time-domain sampling approach; Clocks; Counting circuits; Educational programs; Educational technology; Frequency synthesizers; RF signals; Read only memory; Sampling methods; Signal generators; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692806
Filename :
1692806
Link To Document :
بازگشت