DocumentCode :
2534606
Title :
A Novel Methodology for Design Automation of CMOS Operational Amplifiers
Author :
Meduri, Praveen K. ; Dhali, Shirshak K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Old Dominion Univ., Norfolk, VA, USA
fYear :
2010
fDate :
20-22 Dec. 2010
Firstpage :
181
Lastpage :
186
Abstract :
In this paper, we propose a novel methodology to automate the transistor-level sizing of OpAmps. Given the net list and the specifications of the OpAmp, our methodology automatically produces a set of monomial design equations that can be solved using geometric programming. The use of monomial models eliminates the overhead of generating elaborate posynomial design equations. The proposed approach is based on the use of circuit heuristics to generate a first order design model, which is then refined by adopting a localized simulation scheme. This approach produces a design that has the accuracy of the BSIM models used for simulation and the advantage of a quick design time. The results of a two stage OpAmp designed in TSMC 0.25μ technology prove the efficacy of our approach.
Keywords :
CMOS integrated circuits; electronic design automation; geometric programming; integrated circuit design; operational amplifiers; BSIM models; CMOS operational amplifiers; circuit heuristics; design automation; first order design model; geometric programming; localized simulation; net list; posynomial design equations; size 0.25 mum; transistor-level sizing; Accuracy; Data models; Equations; Integrated circuit modeling; Mathematical model; Optimization; Programming;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2010 International Symposium on
Conference_Location :
Bhubaneswar
Print_ISBN :
978-1-4244-8979-4
Electronic_ISBN :
978-0-7695-4294-2
Type :
conf
DOI :
10.1109/ISED.2010.42
Filename :
5715172
Link To Document :
بازگشت