DocumentCode :
2535708
Title :
Segmentation based design of serial parallel multipliers
Author :
Bougas, P. ; Tsirikos, A. ; Anagnostopoulos, K. ; Sideris, I. ; Pekmestzi, K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Athens Nat. Tech. Univ.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
In this paper, a novel architecture for the implementation of serial parallel multipliers (SPM) is proposed. The proposed multiplier is based on a segmentation technique of a simple SPM to blocks of equal bit length. This multiplier achieves higher throughput because it requires small number of zeros to start a new multiplication cycle at a moderate hardware expense and achieves significant hardware reduction compared to the double precision SPM. The proposed technique permits the optimization of the area time product
Keywords :
logic design; multiplying circuits; multiplication cycle; segmentation technique; serial parallel multipliers; Adders; Circuits; Clocks; Computer architecture; Cryptography; Delay; Hardware; Scanning probe microscopy; Shift registers; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692878
Filename :
1692878
Link To Document :
بازگشت