Title :
Power and Performance Tabu Search Based Multicore Network-on-Chip Design
Author :
Tino, Anita ; Khan, Gul N.
Author_Institution :
Electr. & Comput. Eng., Ryerson Univ., Toronto, ON, Canada
Abstract :
This paper presents a Tabu search based approach for the topology synthesis of application-specific multicore architectures using an automated design technique. The Tabu search method incorporates multiple objectives in order to generate an optimal NoC topology which accounts for both power and performance factors. The method generates a system-level floorplan in each major stage of the topology synthesis. By incorporating the floorplan information, it is possible to attain accurate values for power consumption of the routers and physical links, as well as manage the interconnections within the system. The technique also includes a contention analyzer that assesses performance and omits any potential bottlenecks. The contention analyzer uses a Layered Queuing Network approach to model the rendezvous interactions amongst system components. Several experiments are conducted using various SoC benchmark applications to compare the power and performance outcomes of the proposed technique.
Keywords :
application specific integrated circuits; integrated circuit layout; network-on-chip; search problems; SoC benchmark applications; application-specific multicore architectures; automated design technique; layered queuing network; multicore network-on-chip design; optimal NoC topology; physical links; routers power consumption; system-level floorplan information; tabu search; Delay; Generators; Network topology; Power demand; Switches; System-on-a-chip; Topology; Design Automation; Multicore Topology Generation; Network-on-Chip; Tabu Search Optimization;
Conference_Titel :
Parallel Processing Workshops (ICPPW), 2010 39th International Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-7918-4
Electronic_ISBN :
1530-2016
DOI :
10.1109/ICPPW.2010.22