DocumentCode :
2536679
Title :
A novel VLSI design for Ziv-Lempel data compression
Author :
Chen, Jin-Ming ; Wei, Che-Ho
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1998
fDate :
24-27 Nov 1998
Firstpage :
739
Lastpage :
742
Abstract :
In this paper, we present a simple real-time parallel architecture for CMOS VLSI implementation of Ziv-Lempel (LZ type) data compression system. This encoding system employs a linear systolic array to find concurrently the matches between each input data character and its corresponding dictionary. A new encoding architecture is proposed to improve the encoding speed and reduce the hardware complexity for the encoding cells. The access time of memory is reduced to save its power consumption for high-speed applications. The encoder encodes one character( more than 8 bits) per encoding cycle. The clock rate by Verilog simulator can be constrained below 12 ns by 0.6 μm CMOS technology process
Keywords :
CMOS digital integrated circuits; VLSI; circuit simulation; data compression; high-speed integrated circuits; systolic arrays; 0.6 micron; CMOS; VLSI design; Verilog simulator; Ziv-Lempel data compression; access time; clock rate; encoding architecture; encoding cycle; encoding speed; encoding system; hardware complexity; high-speed applications; input data character; linear systolic array; power consumption; real-time parallel architecture; CMOS technology; Data compression; Dictionaries; Encoding; Hardware; Impedance matching; Parallel architectures; Real time systems; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. IEEE APCCAS 1998. The 1998 IEEE Asia-Pacific Conference on
Conference_Location :
Chiangmai
Print_ISBN :
0-7803-5146-0
Type :
conf
DOI :
10.1109/APCCAS.1998.743927
Filename :
743927
Link To Document :
بازگشت