DocumentCode :
2536830
Title :
A mixed-level power estimator for CMOS circuits using pattern compaction techniques
Author :
Hsu, Wen-Liang ; Shen, Wen-Zen ; Jiing-Yuan Lin
Author_Institution :
Winbond Electron. Corp., Taiwan, China
fYear :
1998
fDate :
24-27 Nov 1998
Firstpage :
771
Lastpage :
774
Abstract :
This paper presents a novel methodology for the average power estimation. According to the power information obtained from logic-level simulation, we first perform pattern compaction and derive the relative weighting factors, and then perform accurate transistor-level power simulation by using the compact sequence. Combining both the weighting factors and the accurate power dissipation data, we calculate and report the estimated average power dissipation. Finally, we verify our method by using some practical industrial design examples with their functional simulation patterns. The experimental results show that our approach could speed up to two orders of magnitude without losing too much accuracy
Keywords :
CMOS digital integrated circuits; circuit analysis computing; low-power electronics; CMOS circuits; average power estimation; compact sequence; logic-level simulation; mixed-level power estimator; pattern compaction techniques; transistor-level power simulation; weighting factors; Capacitance; Circuit simulation; Clocks; Compaction; Electronics industry; Hardware design languages; Industrial electronics; Power dissipation; SPICE; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. IEEE APCCAS 1998. The 1998 IEEE Asia-Pacific Conference on
Conference_Location :
Chiangmai
Print_ISBN :
0-7803-5146-0
Type :
conf
DOI :
10.1109/APCCAS.1998.743935
Filename :
743935
Link To Document :
بازگشت