Title :
Techniques to address increased dimensionality of ASIC library design
Author :
Agrawal, Bhavna ; Hemmett, Jeffrey G. ; Moody, Karl K. ; White, David B.
Abstract :
We present novel methods that mitigate the impact of high dimensionality of ASIC library during its design and characterization. Specifically, we demonstrate the application of formal optimization during cell size tuning, the use of automated electrical rules checking during design, and the use of novel latch modeling techniques during characterization. We show many-fold improvement in library robustness and sizing effort, and ~2times reduction in latch characterization time
Keywords :
application specific integrated circuits; flip-flops; integrated circuit design; logic design; ASIC library design; automated electrical rules checking; cell size tuning; formal optimization; latch modeling; Application specific integrated circuits; Circuit optimization; Costs; Design optimization; Fingers; Latches; Robustness; Software libraries; Space technology; Tuners;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1692997