DocumentCode :
2538519
Title :
60 nm planarized ultra-thin body solid phase epitaxy MOSFETs
Author :
Peiqi Xuan ; Kedzierski, J. ; Subranmanian, V. ; Bokor, J. ; Tsu-Jae King ; Chenming Hu
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
2000
fDate :
19-21 June 2000
Firstpage :
67
Lastpage :
68
Abstract :
The continuous scaling of MOSFET technology into the deep sub-micron regime poses considerable challenge to the conventional MOSFET structure. To suppress short-channel effects such as DIBL and V/sub t/ roll-off, extremely high levels of channel doping are required, but these result in increased leakage and degraded mobility. Simulation shows that the ultra-thin body MOSFET is a promising alternative structure that effectively suppresses DIBL and other short channel effects. The channel film thickness required is typically 30% of the gate length. The most difficult step for fabrication of the ultra-thin body FET is the formation of a uniform thin channel film. Oxidation and etch back have been proposed, but are limited by thickness uniformity of the starting SOI wafers and by process-induced variation. On the other hand, deposited films can be well controlled and have good uniformity, so finding ways to deposit highly uniform channel material is very plausible. Solid phase epitaxy (SPE) has been reported for fabrication of sub-100 nm devices (Subramanian et al, 1999). In SPE, the thin film is formed by lateral crystallization of an amorphous deposited silicon film, giving precise control over channel thickness. In this paper, 60 nm planarized SPEFETs with excellent performance are reported. The effect of different trench sizes is investigated. Both single sided and two sided crystallization on the channel film is also studied.
Keywords :
MOSFET; crystallisation; semiconductor device measurement; semiconductor growth; solid phase epitaxial growth; surface topography; thickness control; 100 nm; 60 nm; DIBL; MOSFET structure; MOSFET technology scaling; SOI wafers; SPE; amorphous deposited silicon film; carrier mobility; channel doping; channel film; channel film thickness; channel thickness; deposited films; film uniformity; gate length; lateral crystallization; leakage current; oxidation/etch back process; planarized SPEFETs; planarized ultra-thin body solid phase epitaxy MOSFETs; process-induced variation; short channel effects; short-channel effects; single sided crystallization; solid phase epitaxy; thickness uniformity; threshold voltage roll-off; trench size; two sided crystallization; ultra-thin body FET; ultra-thin body MOSFET; uniform channel material deposition; uniform thin channel film; Crystallization; Degradation; Doping; Epitaxial growth; Etching; FETs; Fabrication; MOSFETs; Oxidation; Solids;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2000. Conference Digest. 58th DRC
Conference_Location :
Denver, CO, USA
Print_ISBN :
0-7803-6472-4
Type :
conf
DOI :
10.1109/DRC.2000.877092
Filename :
877092
Link To Document :
بازگشت