DocumentCode :
2541114
Title :
FPGA based Digital Pulse Width Modulator with Time Resolution under 2 ns
Author :
Huerta, Santa C. ; de Castro, A. ; Garcia, O. ; Cobos, J.A.
Author_Institution :
Universidad Politécnica de Madrid, División de IngenierÃ\xada Electrónica. e-mail: conihuerta@etsii.upm.es
fYear :
2007
fDate :
Feb. 25 2007-March 1 2007
Firstpage :
877
Lastpage :
881
Abstract :
This work proposes a new DPWM architecture that takes advantage of FPGA´s advanced characteristics, especially the DLLs (Delay-Locked Loop) present in almost every FPGA. The proposed DPWM combines a synchronous (counter-based) block with an asynchronous block for increased resolution without unnecessarily increasing the clock frequency. The experimental results show an implementation in a low cost FPGA (Xilinx Spartan-3) that uses an external 32 MHz clock for a final time resolution under 2 ns.
Keywords :
Clocks; Delay; Digital modulation; Energy consumption; Field programmable gate arrays; Frequency; Fusion power generation; Linearity; Pulse width modulation; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Power Electronics Conference, APEC 2007 - Twenty Second Annual IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
1048-2334
Print_ISBN :
1-4244-0713-3
Type :
conf
DOI :
10.1109/APEX.2007.357618
Filename :
4195822
Link To Document :
بازگشت