DocumentCode :
2542033
Title :
A study of floating-point architectures for pipelined RISC processors
Author :
Reyes, Joy Alinda P ; Alarcon, Louis P. ; Alarilla, Luis, Jr.
Author_Institution :
Dept. of Electr. & Electron. Eng., Philippines Univ., Quezon
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
2716
Abstract :
To achieve an increase in the computing performance of embedded microprocessors, improved implementations of floating-point units (FPUs) are used. However, there is a need to analyze the suitability of floating-point architectures for high-speed or low power applications. In this research, different system-level architectures and operational algorithms of FPUs were implemented using 0.25mum CMOS standard cells. Fair comparison of design metrics in terms of speed, area and power consumption were made and analyzed for each design. Simulation results show that architectures with an independent pipeline for division perform better in terms of speed while combined pipelines consume the least power. Also, architectures with a combined pipeline for addition and multiplication and an independent pipeline for division occupy the smallest layout area and, in general, show the best performance in all three metrics
Keywords :
embedded systems; microcomputers; reduced instruction set computing; 0.25 micron; CMOS standard cells; computing performance; embedded microprocessors; floating-point architectures; pipelined RISC processors; Application software; Arithmetic; Cities and towns; Computer architecture; Data analysis; Embedded computing; Microprocessors; Pipelines; Power engineering computing; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693184
Filename :
1693184
Link To Document :
بازگشت