DocumentCode :
2542843
Title :
Efficient memory architecture for JPEG2000 entropy codec
Author :
Sugano, H. ; Tsutsui, H. ; Masuzaki, T. ; Onoye, Takao ; Ochi, Hiroshi ; Nakamura, Yoshihiko
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ.
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
2884
Abstract :
An encoding/decoding process of JPEG2000 requires much more computation power than that of conventional JPEG mainly due to the complexity of entropy encoding/decoding. Thus usually multiple entropy codec hardware modules are implemented in parallel to process entropy encoding/decoding. This module, however, requests many small-size memories to store intermediate data, and when multiple modules are implemented on a chip, employment of the large number of SRAMs increases difficulty of whole chip layout. In this paper, an efficient memory architecture of the entropy encoding/decoding module is proposed, in which three approaches are attempted by utilizing one-bank SRAMs and internal registers. As a result, the efficient memory organization for a target process technology can be explored
Keywords :
SRAM chips; entropy codes; image coding; memory architecture; JPEG2000; SRAM; encoding/decoding process; entropy codec; entropy encoding/decoding; memory architecture; memory organization; Arithmetic; Codecs; Decoding; Encoding; Entropy; Hardware; Image coding; Memory architecture; Random access memory; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693226
Filename :
1693226
Link To Document :
بازگشت