DocumentCode :
2542892
Title :
A new high speed dynamic PLA
Author :
Tien, Tzyy-Kuen ; Tang, Jing-Jou ; Chen, Kuan-Jou
Author_Institution :
Dept. of Electron. Eng., Southern Taiwan Univ. of Technol., Tainan
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This paper presents a new high speed dynamic programmable logic array (DPLA). The conventional level-restored mechanism is eliminated by using a straightforward CMOS inverter at the charge sharing node on the discharge path. This inverter acts as a voltage monitor and can reduce the voltage swing to 1/2 Vdd at the product lines or output lines. Thus power saving as well as high speed operation can be achieved. In addition, the smallest size inverter can be easily integrated to the design automation of DPLA without augmenting the structure of PLA. Furthermore, this design simplifies the design effort of buffering NAND gates and almost removes the serious glitch problem. Experimental results show that our proposed DPLA can be operated at high speed (>1GHz) with very small power delay product (PDP)
Keywords :
CMOS logic circuits; logic design; programmable logic arrays; CMOS inverter; NAND gates; buffering circuit; charge sharing node; discharge path; dynamic programmable logic array; power delay product; voltage monitor; voltage swing; Communication system control; Delay; Energy consumption; Inverters; Logic circuits; Logic design; Programmable logic arrays; Timing; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693228
Filename :
1693228
Link To Document :
بازگشت