DocumentCode :
2543207
Title :
Computationally efficient implementation of video rectification in an FPGA for stereo vision applications
Author :
Maldeniya, Buddhika ; Nawarathna, Dinindu ; Wijayasekara, Kanishka ; Wijegoonasekara, Tharindu ; Rodrigo, Ranga
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Univ. of Moratuwa, Moratuwa, Sri Lanka
fYear :
2010
fDate :
17-19 Dec. 2010
Firstpage :
219
Lastpage :
224
Abstract :
In order to obtain depth perception in computer vision, it is needed to process pairs of stereo images. This process is computationally challenging to be carried out in real-time, because it requires the search for matches between objects in both images. Such process is significantly simplified if the images are rectified. Stereo image rectification involves a matrix transformation which when done in software will not produce real-time results although it is very demanding. Therefore, the video streaming and matrix transformation are not usually implemented in the same system. Our product is a stereo camera pair which produces a rectified real time image output with a resolution of 320×240 at a frame rate of 15FPS and delivers them via a 100-Ethernet interface. We use a Spartan 3E FPGA for real-time processing within which we implement an image rectification algorithm.
Keywords :
computer vision; field programmable gate arrays; stereo image processing; video signal processing; Spartan 3E FPGA; computer vision; matrix transformation; stereo camera pair; stereo image rectification; stereo vision applications; video rectification; video streaming; Cameras; Field programmable gate arrays; Oscillators; Pixel; Stereo vision; Synchronization; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Automation for Sustainability (ICIAFs), 2010 5th International Conference on
Conference_Location :
Colombo
Print_ISBN :
978-1-4244-8549-9
Type :
conf
DOI :
10.1109/ICIAFS.2010.5715663
Filename :
5715663
Link To Document :
بازگشت