DocumentCode :
2543555
Title :
Overview of anneal technology for advanced logic CMOS
Author :
Ortolland, Claude
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2011
fDate :
9-10 June 2011
Firstpage :
116
Lastpage :
121
Abstract :
This paper presents an overview of the anneal technology for advanced Logic CMOS technology nodes including Hk/MG stack. Junction engineering by ms-anneal has been studied, showing significant benefit in device scaling and fulfilling the stringent junction leakage requirement for low power applications. In addition, we highlight the implication of the metal gate integration flow (“Gate-First” / “Gate-Last”) on junction design and also on eWF where we have proved that Vth is easily achievable with anneal sequence optimization. Finally we have reviewed the new applications of ms-anneal in logic CMOS process flow.
Keywords :
CMOS logic circuits; annealing; low-power electronics; semiconductor junctions; advanced logic CMOS technology; anneal sequence optimization; annealling technology; junction engineering; junction leakage; low power electronics; metal gate integration flow; Annealing; Implants; Junctions; Logic gates; MOS devices; Metals; Semiconductor lasers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2011 11th International Workshop on
Conference_Location :
Kyoto
Print_ISBN :
978-1-61284-131-1
Type :
conf
DOI :
10.1109/IWJT.2011.5970014
Filename :
5970014
Link To Document :
بازگشت