DocumentCode :
2543797
Title :
An adaptive frequency synthesizer architecture reducing reference sidebands
Author :
Wang, Haiyong ; Shou, Guoliang ; Wu, Nanjian
Author_Institution :
Beijing LHWT Microelectron. Inc.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
An adaptive phase-locked loop (PLL) frequency synthesizer architecture for reducing reference sidebands at the output of the frequency synthesizer is described. The architecture combines two tuning loops: one is the main loop for locking the PLL frequency synthesizer and operating all the time, the other one is auxiliary loop for reducing reference sidebands and operating only when the main loop is closely locked. A 1.8V 1GHz fully integrated CMOS dual-loop frequency synthesizer is designed in a 0.18mum CMOS process. The suppression of the reference sidebands of the proposed frequency synthesizer is 13.8dB more than that of the general frequency synthesizer
Keywords :
CMOS integrated circuits; UHF integrated circuits; frequency synthesizers; interference suppression; phase locked loops; 0.18 micron; 1 GHz; 1.8 V; CMOS dual-loop frequency synthesizer; CMOS process; adaptive frequency synthesizer architecture; auxiliary loop; phase-locked loop frequency synthesizer architecture; reference sideband reductions; tuning loops; Frequency conversion; Frequency locked loops; Frequency synthesizers; Leakage current; Logic; MOSFET circuits; Phase detection; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693276
Filename :
1693276
Link To Document :
بازگشت