Title :
Ladder derived switched-current decimators
Author :
Ng, Andrew ; Sewell, J.I.
Author_Institution :
Dept. of Electron. & Electr. Eng., Glasgow Univ., UK
Abstract :
A bilinear-transformed, elliptic switched-current decimator based on a combination of polyphase networks and a low sensitivity ladder structure has been demonstrated with an M=2 fold reduction in sampling rate. Settling time for the memory cells is maximised by the use of polyphase FIR networks and operating the prototype filter within the decimator at the lower sampling rate. The proposed FIR-IIR cascade (FIC) decimator requires a few extra unit delays, but is simpler to derive, and possesses sensitivity characteristics superior to the reference filter, the recently proposed MFI-type and direct-form II decimator
Keywords :
FIR filters; FIR-IIR cascade; bilinear-transformed design; elliptic switched-current decimator; low sensitivity ladder structure; polyphase FIR networks; sampling rate; sensitivity characteristics; settling time; unit delays;
Conference_Titel :
Analog Signal Processing (Ref. No. 1998/472), IEE Colloquium on
Conference_Location :
Oxford
DOI :
10.1049/ic:19980847