DocumentCode
2543877
Title
Coupling-aware Dummy Metal Insertion for Lithography
Author
Deng, Liang ; Wong, Martin D F ; Chao, Kai-Yuan ; Xiang, Hua
Author_Institution
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana-Champaign, IL
fYear
2007
fDate
23-26 Jan. 2007
Firstpage
13
Lastpage
18
Abstract
As integrated circuits manufacturing technology is advancing into 65nm and 45nm nodes, extensive resolution enhancement techniques (RETs) are needed to correctly manufacture a chip design. The widely used RET called off-axis illumination (OAI) introduces forbidden pitches which lead to very complex design rules. It has been observed that imposing uniformity on layout designs can substantially improve printability under OAI. For metal layers, uniformity can be achieved simply by inserting dummy metal wire segments at all free spaces. Simulation results indeed show significant improvement in printability with such a dummy metal insertion approach. To minimize mask cost, it is advantageous to use dummy metal segments that are of the same size as regular metal wires due to their simple geometry. But these dummy wires are printable and hence increase coupling capacitances and potentially affect yield. The alternative is to use a set of parallel sub-resolution thin wires (which is not printed) to replace a printable dummy wire segment. These invisible dummy metal segments do not increase coupling capacitances but bring a higher lithography cost, which includes mask cost and RET/process expense. This paper presents a strategy for dummy metal insertion that can optimally trade off lithography cost and coupling capacitance. In particular, we present an optimal algorithm that can minimize lithography cost subject to any given coupling capacitance bound. Moreover, this dummy metal insertion achieves a highly uniform density because of the locality of coupling capacitance, which automatically ameliorates chemical mechanical polish (CMP) problem.
Keywords
costing; integrated circuit manufacture; integrated circuit metallisation; nanolithography; chemical mechanical polish; coupling-aware dummy metal insertion; forbidden pitches; integrated circuits manufacturing technology; invisible dummy metal segments; lithography cost minimization; off-axis illumination; optimal algorithm; printability improvement; resolution enhancement techniques; Capacitance; Chip scale packaging; Cost function; Coupling circuits; Geometry; Integrated circuit manufacture; Integrated circuit technology; Lighting; Lithography; Wires;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location
Yokohama
Print_ISBN
1-4244-0629-3
Electronic_ISBN
1-4244-0630-7
Type
conf
DOI
10.1109/ASPDAC.2007.357785
Filename
4195989
Link To Document