Title :
A floating-gate programmable array of silicon neurons for central pattern generating networks
Author :
Tenore, Francesco ; Vogelstein, R. Jacob ; Etienne-Cummings, Ralph ; Cauwenberghs, Gert ; Hasler, Paul
Author_Institution :
Dept. of Electr. & Comput. Eng., Johns Hopkins Univ., Baltimore, MD
Abstract :
A new central pattern generator chip with 24 silicon neurons and reprogrammable connectivity is presented. The 3mm times 3mm chip fabricated in a 3M2P 0.5mum process contains 1032 synapses, each with multiple floating gates for storing parameters governing synaptic strength and polarity. Every neuron includes a dendritic compartment with 12 externally-addressable synaptic inputs and 24 recurrent synaptic inputs, enabling construction of a fully-interconnected network with sensory feedback from off-chip elements. In addition to describing the chip architecture and neuron circuits, preliminary results from single oscillating neurons and pairs of phase-locked neurons are shown. This work represents the realization of a design presented at ISCAS´05, and an improvement over our 2nd generation CPG chip presented at ISCAS´04
Keywords :
field programmable gate arrays; logic design; neural chips; 0.15 micron; 3 mm; central pattern generating networks; dendritic compartment; floating-gate programmable array; multiple floating gates; phase-locked neurons; reprogrammable connectivity; silicon neurons; synaptic inputs; synaptic polarity; synaptic strength; Biology computing; Biomedical computing; Biomedical engineering; Centralized control; Circuits; Jacobian matrices; Neurons; Nonvolatile memory; Robots; Silicon;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1693295