DocumentCode :
2544459
Title :
Fast Analytic Placement using Minimum Cost Flow
Author :
Agnihotri, Ameya R. ; Madden, Patrick H.
Author_Institution :
Dept. of Comput. Sci., SUNY, Binghamton, NY
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
128
Lastpage :
134
Abstract :
Many current integrated circuits designs, such as those released for the ISPD2005 (Nam et al., 2005) placement contest, are extremely large and can contain a great deal of white space. These new placement problems are challenging; analytic placers perform well, but can suffer from high run times. In this paper, we present a new placement tool called Vaastu. Our approach combines continuous and discrete optimization techniques. We utilize network flows, which incorporate the more realistic half-perimeter wire length objective, to facilitate module spreading in conjunction with a log-sum-exponential function based analytic approach. Our approach obtains wire length results that are competitive with the best known results, but with much lower run times.
Keywords :
circuit layout CAD; function approximation; integrated circuit design; optimisation; Vaastu placement tool; continuous optimization; discrete optimization; fast analytic placement; half-perimeter wire length; integrated circuits designs; log-sum-exponential function; minimum cost flow; module spreading; network flows; Analytical models; Computer science; Costs; Equations; Integrated circuit synthesis; Iterative algorithms; Performance analysis; Simulated annealing; White spaces; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.357974
Filename :
4196020
Link To Document :
بازگشت