Title :
Communication Architecture Synthesis of Cascaded Bus Matrix
Author :
Yoo, Junhee ; Lee, Dongwook ; Yoo, Sungjoo ; Choi, Kiyoung
Author_Institution :
Seoul Nat. Univ.
Abstract :
For high frequency on-chip communication architecture design, we propose cascaded bus matrix-based solutions. Due to the huge design space in cascaded bus matrix design, it is crucial to perform an efficient design space exploration. In our work, we present a simulated annealing-based design space exploration method. For an efficient representation of bus topology, we propose an encoding method called traffic group encoding and apply it to AMBA3 AXI-based bus system design. In addition, we propose a method of two-step simulated annealing to improve the quality of results. Experimental results show that the proposed methods allow designing complex communication architectures (ones with up to 31 masters and 71 slaves) with high frequency constraints to which existing methods could not give solutions.
Keywords :
integrated circuit design; integrated circuit interconnections; integrated circuit modelling; simulated annealing; AMBA3 AXI; bus topology; cascaded bus matrix; design space exploration; encoding method; on-chip communication architecture; simulated annealing; traffic group encoding; Clocks; Design methodology; Encoding; Frequency; Master-slave; Pipeline processing; Simulated annealing; Space exploration; Sparse matrices; Topology;
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
DOI :
10.1109/ASPDAC.2007.357981