DocumentCode
2544964
Title
Power and Memory Bandwidth Reduction of an H.264/AVC HDTV Decoder LSI with Elastic Pipeline Architecture
Author
Kawakami, Kentaro ; Kuroda, Mitsuhiko ; Kawaguchi, Hiroshi ; Yoshimot, Masahiko
Author_Institution
Dept. of Informatics & Electron., Kobe Univ.
fYear
2007
fDate
23-26 Jan. 2007
Firstpage
292
Lastpage
297
Abstract
We propose an elastic pipeline that can apply dynamic voltage scaling (DVS) to hardwired logic circuits. The proposed pipeline can also reduce a required local bus bandwidth. In order to demonstrate its feasibility, a hardwired H.264/AVC HDTV decoder is designed as a real-time application. The proposed architecture reduces a power to 56% in a 90-nm process technology, compared to the conventional clock-gating scheme or a local bus bandwidth to 37.2%.
Keywords
high definition television; large scale integration; logic circuits; logic design; video codecs; video coding; 90 nm; H.264/AVC HDTV decoder LSI; clock-gating scheme; dynamic voltage scaling; elastic pipeline architecture; hardwired logic circuits; large scale integration; local bus bandwidth; memory bandwidth reduction; Automatic voltage control; Bandwidth; Clocks; Decoding; Dynamic voltage scaling; HDTV; Large scale integration; Logic circuits; Pipelines; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location
Yokohama
Print_ISBN
1-4244-0629-3
Electronic_ISBN
1-4244-0630-7
Type
conf
DOI
10.1109/ASPDAC.2007.358001
Filename
4196047
Link To Document