Title :
Weighted-to-residue and residue-to-weighted converters with three-moduli (2/sup n/ - 1, 2/sup n/, 2/sup n/+1) signed-digit architectures
Author :
Chen, Shuangching ; Wei, Shugang
Author_Institution :
Dept. of Comput. Sci., Gunma Univ.
Abstract :
In this paper, high-speed signed-digit (SD) architectures for weighted-to-residue (WTOR) and residue-to-weighted (RTOW) conversion with the moduli set (2n - 1, 2n, 2n+1) are proposed. The complexity of the conversion has been greatly reduced by using compact forms for the multiplicative inverse and the properties of modular arithmetic. The simple relationships of WTOR and RTOW result in simpler hardware requirements for the converters. The primary advantages of our method is that our conversions utilize the modulo m signed-digit adder (MSDA) only and the constructions are simple. We also investigate the modular arithmetic between binary and SD number representation by circuit design and simulation, and the results show the importance of SD architectures for WTOR and RTOW
Keywords :
convertors; residue number systems; modular arithmetic; moduli set; multiplicative inverse; residue-to-weighted converters; signed-digit architectures; weighted-to-residue converters; Adders; Arithmetic; Circuit simulation; Circuit synthesis; Computer architecture; Computer science; Digital filters; Hardware; Information management; Modular construction;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1693347