Title :
Accurate yield estimation of circuits with redundancy
Author :
Gaitonde, Dinesh D. ; Walker, D.M.H. ; Maly, W.
Author_Institution :
Semicond. Products Sector, Motorola Inc., Tempe, AZ, USA
Abstract :
Yield concerns owing to increasing die sizes have prompted designers to include redundant elements in the design. In this paper we present a technique for accurately estimating the yield of designs that employ redundancy. We show that conventional techniques that do not take into account the actual chip layout and defect statistics could result in substantial error in the yield estimate. We show that the optimum amount and nature of redundancy depends heavily on the nature of the the circuit, the chip layout and defect statistics
Keywords :
VLSI; circuit optimisation; integrated circuit layout; integrated circuit yield; redundancy; VLSI; chip layout; defect statistics; die sizes; redundancy; yield estimation; Circuit faults; Clocks; Computer science; Design engineering; Error analysis; Fault diagnosis; Manufacturing; Redundancy; Statistics; Yield estimation;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1995. Proceedings., 1995 IEEE International Workshop on,
Conference_Location :
Lafayette, LA
Print_ISBN :
0-8186-7107-6
DOI :
10.1109/DFTVS.1995.476948