DocumentCode :
2546002
Title :
Overview on Low Power SoC Design Technology
Author :
Usami, Kimiyoshi
Author_Institution :
Dept. of Inf. Sci. & Eng., Shibaura Inst. of Technol., Tokyo
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
634
Lastpage :
636
Abstract :
So far, low power design for SoC has mainly focused on techniques to reduce dynamic power and standby leakage power. In further scaled devices, design technology to reduce active leakage power at the operation mode becomes indispensable. This is because the share of leakage power in the total operation power continues to increase as the device gets scaled. This paper gives a brief overview on the conventional leakage reduction techniques and describes novel approaches to use run-time power gating for active leakage reduction.
Keywords :
integrated circuit design; logic design; low-power electronics; system-on-chip; active leakage power; active leakage reduction; power SoC design technology; run-time power gating; system-on-chip; Design engineering; Gate leakage; Information science; Leakage current; MOSFETs; Paper technology; Power dissipation; Power engineering and energy; Runtime; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.358057
Filename :
4196103
Link To Document :
بازگشت