DocumentCode :
2546876
Title :
A row-based FPGA for single and multiple stuck-at fault detection
Author :
Chen, X.T. ; Huang, W.-K. ; Lombardi, F. ; Sun, X.
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
fYear :
1995
fDate :
13-15 Nov 1995
Firstpage :
225
Lastpage :
233
Abstract :
This paper presents a practical and low cost design-for-testability (DFT) scheme for the row-based field programmable gate array (FPGA) which is widely used for rapid prototyping, hardware verification/emulation of VLSI chips and manufacturing of complex digital systems. A new module is introduced for the DFT of the FPGA. The proposed DFT scheme permits the uncommitted FPGA to be tested using a set of constant cardinality (C-testability) for single and multiple stuck-at fault detection, while reducing the number of required primary test pins to only one. The number of tests for the FPGA is still 8+nf (where nf is the number of sequential modules in a row of the array), but only one primary pin and a small amount of testing circuitry are now required. This paper also modifies the single fault test set to accomplish multiple fault detection under two multiple fault models: the multiple fault single module (MFSM) and the single fault multiple module (SFMM) models. It is shown that by appropriately changing the don´t care entries in the vectors of the test set for single fault detection, 100% and nearly 100% fault coverages can be achieved under the MFSM and SFMM models respectively
Keywords :
VLSI; design for testability; fault location; field programmable gate arrays; logic testing; sequential circuits; constant cardinality; design-for-testability scheme; don´t care entries; hardware verification; multiple fault models; multiple stuck-at fault; rapid prototyping; row-based FPGA; sequential modules; single fault test set; single stuck-at fault; stuck-at fault detection; Circuit faults; Circuit testing; Costs; Design for testability; Emulation; Fault detection; Field programmable gate arrays; Hardware; Prototypes; Sequential analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1995. Proceedings., 1995 IEEE International Workshop on,
Conference_Location :
Lafayette, LA
ISSN :
1550-5774
Print_ISBN :
0-8186-7107-6
Type :
conf
DOI :
10.1109/DFTVS.1995.476956
Filename :
476956
Link To Document :
بازگشت