DocumentCode :
2547071
Title :
A Novel Reconfigurable Low Power Distributed Arithmetic Architecture for Multimedia Applications
Author :
Liu, Zhenyu ; Arslan, Tughrul ; Erdogan, Ahmet T.
Author_Institution :
Sch. of Eng. & Electron., Edinburgh Univ.
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
908
Lastpage :
913
Abstract :
The use of reconfigurable cores in system on chip (SoC) designs is increasingly becoming a trend. Such cores are being used for their flexibility, powerful functionality and low power consumption. Distributed arithmetic (DA) is a powerful algorithm widely used in many fields of multimedia for its efficiency. This paper presents a novel reconfigurable adder-based architecture for DA to realize the inner product which is the key computation in many digital signal processing applications. 1D DCT is mapped onto the architecture. Compared with some existing ASIC designs, the new architecture achieves good performance in area, speed and power.
Keywords :
adders; digital signal processing chips; discrete cosine transforms; distributed arithmetic; multimedia systems; reconfigurable architectures; 1D DCT; ASIC designs; digital signal processing; distributed arithmetic architecture; multimedia applications; reconfigurable adder-based architecture; reconfigurable architecture; Arithmetic; Computer architecture; Design engineering; Discrete Fourier transforms; Discrete cosine transforms; Electronic mail; Hardware; Power engineering and energy; Read only memory; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.358105
Filename :
4196151
Link To Document :
بازگشت