DocumentCode :
2547664
Title :
A novel current-mode very low power analog CMOS four quadrant multiplier
Author :
Gravati, Mirko ; Valle, Maurizio ; Ferri, Giuseppe ; Guerrini, Nicola ; Reyes, Linder
Author_Institution :
DIBE, Genova Univ., Italy
fYear :
2005
fDate :
12-16 Sept. 2005
Firstpage :
495
Lastpage :
498
Abstract :
In this paper, a novel current mode CMOS four-quadrant analog multiplier circuit is presented. The multiplication is implemented by four translinear loops with MOS transistors operating in weak inversion. Information carrying signals are differential balanced currents. The multiplier circuit has been implemented in a test chip in a standard 0.35 μm CMOS technology. The experimental measurements (dc bias current of 250 nA and a power supply of 2.0 V) show a bandwidth of 200 kHz and a THD figure value lower than 0.9 %. The multiplier features a wide signal dynamic range and linearity, low power consumption (the maximum power consumption is of 5.5·10-6 W) and very low area (18.7 ·10-3 mm2). The multiplier is suitable for a wide range of analog signal processing applications. Due to the low power and silicon area consumption, scalability and modularity can be also easily integrated in massive parallel systems.
Keywords :
CMOS integrated circuits; MOSFET; analogue multipliers; current-mode circuits; integrated circuit modelling; low-power electronics; 0.35 micron; 2 V; 200 kHz; 250 nA; MOS transistors; analog signal processing; current mode CMOS circuit; four quadrant analog multiplier circuit; parallel systems; Bandwidth; CMOS analog integrated circuits; CMOS technology; Circuit testing; Current measurement; Energy consumption; MOSFETs; Power measurement; Power supplies; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2005. ESSCIRC 2005. Proceedings of the 31st European
Print_ISBN :
0-7803-9205-1
Type :
conf
DOI :
10.1109/ESSCIR.2005.1541668
Filename :
1541668
Link To Document :
بازگشت