DocumentCode :
2549768
Title :
Interface adaptor logic - a new model for interfacing peripherals in IP based designs
Author :
Tien-Lung Lee ; Lee, Tien-Lung ; Bergmann, Neil W.
Author_Institution :
Sch. of ITEE, Queensland Univ., Brisbane, Qld., Australia
fYear :
2004
fDate :
6-8 Dec. 2004
Firstpage :
331
Lastpage :
334
Abstract :
The introduction of standard on-chip buses has eased integration and boosted the production of IP functional cores. However, once an IP is bus specific retargeting to a different bus is time-consuming and tedious, and this reduces the reusability of the bus-specific IP. As new bus standards are introduced and different interconnection methods are proposed, this problem increases. Many solutions have been proposed, however these solutions either limit the IP block performance or are restricted to a particular platform. A new concept is presented that can connect IP blocks to a wide variety of interface architectures with low overhead. This is achieved through the use a special interface adaptor logic layer.
Keywords :
field programmable gate arrays; peripheral interfaces; system buses; system-on-chip; IP based designs; IP block connection; IP functional cores; bus-specific IP reusability; interconnection methods; interface adaptor logic layer; interface architectures; peripheral interfaces; standard on-chip buses; Application specific integrated circuits; Australia; Field programmable gate arrays; Intellectual property; Logic design; Productivity; Protocols; System buses; System-on-a-chip; Terminology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2004. Proceedings. 2004 IEEE International Conference on
Print_ISBN :
0-7803-8651-5
Type :
conf
DOI :
10.1109/FPT.2004.1393292
Filename :
1393292
Link To Document :
بازگشت