DocumentCode :
2550108
Title :
Process steps for a double gate MOSFET with vertical layout
Author :
Trellenkamp, St. ; Moers, J. ; van der Hart, A. ; Kordos, P. ; Luth, H.
Author_Institution :
Inst. of Thin Films & Interfaces, Res. Centre Julich, Germany
fYear :
2002
fDate :
14-16 Oct. 2002
Firstpage :
271
Lastpage :
274
Abstract :
In addition to the high demands on lithography, short channel behaviour is a problem for miniaturisation of devices. Double gate MOSFETs are known to improve the short channel effect and are traded in the ITRS roadmap as a part of non-classical CMOS, which can provide a path to scaling MOSFETs below the 65 nm node. For the centre of a special vertical layout a silicon web with 300 nm height and 20 nm width is required. The web lines are made by electron beam lithography with hydrogen silsesquioxane (HSQ) as negative tone resist. 23 nm wide and 100 nm high lines in HSQ were attained. The transfer of the structures to substrate by dry etching results in 30 nm wide and 300 nm high silicon lines. First transistors with a channel length of 100 nm and gate oxide thickness of 6 nm were fabricated. These first transistors show transconductances of up to 40 μS/μm.
Keywords :
CMOS integrated circuits; MOSFET; electron beam lithography; sputter etching; 100 nm; 20 nm; 23 nm; 300 nm; 6 nm; ITRS roadmap; Si; device miniaturisation; double gate MOSFET; dry etching; electron bean? lithography; gale oxide thickness; hydrogen silsesquioxane; lithography; negative tone resist; process steps; scaling; short channel behaviour; silicon web; special vertical layout; substrate; transconductances; vertical layout; web lines; Boron; Dry etching; Electrodes; Electron beams; Hydrogen; Lithography; MOSFET circuits; Resists; Silicon; Thin film devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Devices and Microsystems, 2002. The Fourth International Conference on
Print_ISBN :
0-7803-7276-X
Type :
conf
DOI :
10.1109/ASDAM.2002.1088522
Filename :
1088522
Link To Document :
بازگشت