DocumentCode :
2550330
Title :
Analysis of ternary multiplier using booth encoding technique
Author :
Kaur, Khushdeep ; Singh, Preeti ; Joshi, Garima
Author_Institution :
Dept. of Electron. & Commun., Panjab Univ., Chandigarh, India
fYear :
2015
fDate :
19-20 Feb. 2015
Firstpage :
871
Lastpage :
875
Abstract :
This paper introduces a new approach to multiplication of ternary numbers. The whole multiplication is based on the efficient Booth Encoding technique that multiplies both positive as well as negative ternary numbers. Verilog HDL has been used to implement the ternary multipliers of 3bit, 8bit and 12bit. The HDL design is based on the Finite State Machine (FSM) and multiplexing techniques. The design is simulated using ModelSim SE 6.5 and synthesized using Xilinx ISE Design Suite 14.1. The results obtained from the proposed design in terms of delay, power and area have been compared with the conventional multiplier design.
Keywords :
encoding; logic design; multiplying circuits; multivalued logic circuits; ternary logic; Finite State Machine; HDL design; ModelSim SE 6.5; Verilog HDL; Xilinx ISE Design Suite 14.1; booth encoding technique; multiplexing technique; ternary multiplier; ternary number multiplication; Delays; Encoding; Hardware design languages; Inverters; Multiplexing; Multivalued logic; Signal processing; Booth Encoding; Finite State Machine; Multi-Valued logic; Multiplexing; Ternary logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Integrated Networks (SPIN), 2015 2nd International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-5990-7
Type :
conf
DOI :
10.1109/SPIN.2015.7095171
Filename :
7095171
Link To Document :
بازگشت