DocumentCode :
2550408
Title :
Study on column wise design compaction for reconfigurable systems
Author :
Kalte, H. ; Lee, G. ; Porrmann, Mario ; Rückert, U.
Author_Institution :
Sch. of Comput. Sci. & Software Eng., Western Australia Univ., Crawley, WA, Australia
fYear :
2004
fDate :
6-8 Dec. 2004
Firstpage :
413
Lastpage :
416
Abstract :
Some of currently available field programmable gate arrays (FPGAs) can be reconfigured partially, which makes it possible to build up dynamic systems that can be adapted to changing demands during runtime. One basic aspect of such a system is the way the dynamic hardware modules are placed on the FPGA. As most FPGAs offer partial reconfiguration in a column wise manner, a 1D placement of column wise implemented modules seems to be promising. Within This work we present a design study that determines the effects of a column wise module implementation on the resulting frequency and power consumption.
Keywords :
field programmable gate arrays; reconfigurable architectures; 1D column wise placement; column wise design compaction; dynamic hardware modules; dynamic systems; field programmable gate arrays; partial reconfiguration; power consumption; reconfigurable systems; Circuits; Compaction; Computer science; Digital signal processing; Energy consumption; Field programmable gate arrays; Frequency; Hardware; Road transportation; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2004. Proceedings. 2004 IEEE International Conference on
Print_ISBN :
0-7803-8651-5
Type :
conf
DOI :
10.1109/FPT.2004.1393313
Filename :
1393313
Link To Document :
بازگشت